## Department of Electrical and Computer Engineering Dalhousie University

# **ECED 2200 -- Digital Circuits**

## **Course Outline**

| <b>Course Contents</b>                                                                                                                                                                                                                                                                | <b>Textbook Chapters</b>          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| <ol> <li>Introduction         <ul> <li>a) Gates</li> <li>b) Diodes and transistors</li> <li>c) Number systems</li> <li>d) BCD</li> </ul> </li> </ol>                                                                                                                                  | Chapter 1 and<br>Appendices A & B |
| <ul> <li>2. Two-level combinational logic</li> <li>a) Boolean algebra</li> <li>b) Half adder</li> <li>c) Full adder</li> <li>d) Canonical forms</li> <li>e) Positive and negative logic</li> <li>f) Karnaugh maps</li> </ul>                                                          | Chapters 2 & 5                    |
| <ul> <li>3. Multilevel combinational logic</li> <li>a) Conversion to NAND and NOR gates</li> <li>b) Time response</li> <li>c) Gate delay</li> <li>d) Hazards and glitches</li> </ul>                                                                                                  | Chapter 3                         |
| <ul> <li>4. Programmable and steering logic</li> <li>a) Programmable array logic (PAL)</li> <li>b) Programmable logic array (PLA)</li> <li>c) Multiplexer / selector</li> <li>d) Decoder / demulltiplexer</li> <li>e) Tri-state gates</li> </ul>                                      | Chapter 4                         |
| <ul> <li>5. Sequential logic design</li> <li>a) Logic gate memory units</li> <li>b) Timing waveforms</li> <li>c) RS latch</li> <li>d) D, JK, and T flip-flops</li> <li>e) Conversion of one flip-flop to another</li> <li>f) Debouncing switches</li> <li>g) The 555 timer</li> </ul> | Chapter 6                         |

#### 6. Sequential logic applications

Chapter 7

a) Shift registers
b) Counters - divide by n, ripple, decade, ring
c) Counter design
d) Self-starting counters
e) Implementation with different types of flip-flops
f) Memory - RAM, ROM

#### 7. Finite state machine design

Chapter 8

- a) Design procedureb) Simple example
- c) Moore and Mealy machines

## **Mark Distribution**

| Labs:         | 20 %  |
|---------------|-------|
| Assignments:  | 10 %  |
| Midterm exam: | 25 %  |
| Final exam:   | 45 %  |
| Total:        | 100 % |

### **Accomodation Policy for Students**

Students may request accommodation as a result of barriers related to disability, religious obligation, or any characteristic under the Nova Scotia Human Rights Act. Students who require academic accommodation for either classroom participation or the writing of tests, quizzes and exams should make their request to the Office of Student Accessibility & Accommodation (OSAA) prior to or at the outset of each academic term (with the exception of X/Y courses). Please see <u>www.studentaccessibility.dal.ca</u> for more information and to obtain Form A - Request for Accommodation.

A note taker may be required to assist a classmate. There is an honourarium of \$75/course/term. If you are interested, please contact OSAA at 494-2836 for more information.