For Quartus<sup>®</sup> Prime 21.1

# Contents

| 1 | Introduction                                                                            | 2  |
|---|-----------------------------------------------------------------------------------------|----|
| 2 | Background                                                                              | 3  |
| 3 | Getting Started                                                                         | 4  |
|   | 3.1 Quartus <sup>®</sup> Prime Online Help                                              | 6  |
| 4 | Starting a New Project                                                                  | 6  |
| 5 | Design Entry Using Verilog Code                                                         | 13 |
|   | 5.1 Using the Quartus <sup>®</sup> Prime Text Editor .                                  | 14 |
|   | 5.1.1 Using Verilog Templates                                                           | 16 |
|   | 5.2 Adding Design Files to a Project                                                    | 16 |
| 6 | Compiling the Designed Circuit                                                          | 18 |
|   | 6.1 Errors                                                                              | 19 |
| 7 | Pin Assignment                                                                          | 21 |
| 8 | Programming and Configuring the FPGA Device                                             | 26 |
|   | 8.1 JTAG* Programming for the DE0-CV, DE0-Nano, DE10-Lite, and DE2-115 Boards           | 26 |
|   | 8.2 JTAG* Programming for the DE0-Nano-SoC, DE1-SoC Board, DE10-Nano, and DE10-Standard | 28 |
| 9 | Testing the Designed Circuit                                                            | 30 |

### 1 Introduction

This tutorial presents an introduction to the Quartus<sup>®</sup> Prime CAD system. It gives a general overview of a typical CAD flow for designing circuits that are implemented by using FPGA devices, and shows how this flow is realized in the Quartus Prime software. The design process is illustrated by giving step-by-step instructions for using the Quartus Prime software to implement a very simple circuit in an Intel<sup>®</sup> FPGA device.

The Quartus Prime system includes full support for all of the popular methods of entering a description of the desired circuit into a CAD system. This tutorial makes use of the Verilog design entry method, in which the user specifies the desired circuit in the Verilog hardware description language. Three versions of this tutorial are available; one uses the Verilog hardware description language, another uses the VHDL hardware description language, and the third is based on defining the desired circuit in the form of a schematic diagram.

The last step in the design process involves configuring the designed circuit in an actual FPGA device. To show how this is done, it is assumed that the user has access to the Intel DE-series Development and Education board connected to a computer that has Quartus Prime software installed. A reader who does not have access to the DE-series board will still find the tutorial useful to learn how the FPGA programming and configuration task is performed.

The screen captures in the tutorial were obtained using the Quartus Prime version 21.1 Standard Edition; other versions of the software may be slightly different.

# 2 Background

Computer Aided Design (CAD) software makes it easy to implement a desired logic circuit by using a programmable logic device, such as a Field-Programmable Gate Array (FPGA) chip. A typical FPGA CAD flow is illustrated in Figure 1.



Figure 1. Typical CAD flow.

The CAD flow involves the following steps:

- **Design Entry** the desired circuit is specified either by means of a schematic diagram, or by using a hardware description language, such as Verilog or VHDL
- **Synthesis** the entered design is synthesized into a circuit that consists of the logic elements (LEs) provided in the FPGA chip
- Functional Simulation the synthesized circuit is tested to verify its functional correctness; this simulation does not take into account any timing issues

- **Fitting** the CAD Fitter tool determines the placement of the LEs defined in the netlist into the LEs in an actual FPGA chip; it also chooses routing wires in the chip to make the required connections between specific LEs
- **Timing Analysis** propagation delays along the various paths in the fitted circuit are analyzed to provide an indication of the expected performance of the circuit
- Timing Simulation the fitted circuit is tested to verify both its functional correctness and timing
- **Programming and Configuration** the designed circuit is implemented in a physical FPGA chip by programming the configuration switches that configure the LEs and establish the required wiring connections

This tutorial introduces the basic features of the Quartus Prime software. It shows how the software can be used to design and implement a circuit specified by using the Verilog hardware description language. It makes use of the graphical user interface to invoke the Quartus Prime commands. Doing this tutorial, the reader will learn about:

- Creating a project
- Design entry using Verilog code
- Synthesizing a circuit specified in Verilog code
- Fitting a synthesized circuit into an Intel FPGA
- Assigning the circuit inputs and outputs to specific pins on the FPGA
- Simulating the designed circuit
- Programming and configuring the FPGA chip on Intel's DE-series board

### 3 Getting Started

Each logic circuit, or subcircuit, being designed with Quartus Prime software is called a *project*. The software works on one project at a time and keeps all information for that project in a single directory (folder) in the file system. To begin a new logic circuit design, the first step is to create a directory to hold its files. To hold the design files for this tutorial, we will use a directory *introtutorial*. The running example for this tutorial is a simple circuit for two-way light control.

Start the Quartus Prime software. You should see a display similar to the one in Figure 2. This display consists of several windows that provide access to all the features of Quartus Prime software, which the user selects with the computer mouse. Most of the commands provided by Quartus Prime software can be accessed by using a set of menus that are located below the title bar. For example, in Figure 2 clicking the left mouse button on the menu named File opens the menu shown in Figure 3. Clicking the left mouse button on the entry Exit exits from Quartus Prime software. In general, whenever the mouse is used to select something, the *left* button is used. Hence we will not normally specify which button to press. In the few cases when it is necessary to use the *right* mouse button, it will be specified explicitly.

| 🕥 Quartus Prime Standard Edition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                    |                        |                    |              |                    |                                                                                                                                   | - 0                             | ×              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|--------------------|--------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|
| File Edit View Project Assignments Proce                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _                  |                        |                    |              |                    |                                                                                                                                   | Search altera.co                | m              |
| Project Navigator A Hierarchy マペアダメ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                  | ≶ ⊗   <b>© ► ⊭ K</b> { | •   😫 🎸 🚣 🎱 🗧<br>🛛 | •            |                    | IP Catalog                                                                                                                        |                                 | 8 × 🗤          |
| Project Navigator → Hierarchy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>`</b>           | Home                   |                    |              |                    | Device Family Cyclone V                                                                                                           |                                 | T)             |
| Compliation Hierarchy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Recent Proje       | cts                    |                    |              |                    |                                                                                                                                   | ×                               |                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    | New Pro                | oject Wizard       | Open Project |                    | <ul> <li>Installed IP</li> <li>Project Directory</li> <li>No Selection Avail</li> <li>Library</li> <li>Basic Functions</li> </ul> | lable                           | <mark>8</mark> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Documentati        | on Training            | Support            | What's New   | 9<br>Notifications | DSP     Interface Protocol     Memory Interface     Processors and Pe     University Program     Search for Partner IF            | s and Controllers<br>cripherals |                |
| Tasks     Compilation $\blacksquare \blacksquare \emptyset $ Task $\checkmark$ $\land$ $\checkmark$ $\triangleright$ Compile Design $\land$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                        |                    |              |                    |                                                                                                                                   |                                 |                |
| <ul> <li>Assembler (Generate programn</li> <li>TimeQuest Timing Analysis</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |                        |                    |              |                    |                                                                                                                                   |                                 |                |
| EDA Netlist Writer      Frlit Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Close page after p |                        |                    |              | (intel             | + Add                                                                                                                             |                                 | _              |
| All     Image: Constraint of the state of th | he Intel FPGA w    | ebsite to chec         |                    |              |                    |                                                                                                                                   |                                 | >              |
| 1 Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    |                        |                    |              |                    |                                                                                                                                   | 0% 00                           | 0:00:00        |

Figure 2. The main Quartus Prime display.

|          | <u>N</u> ew               | Ctrl+N       |
|----------|---------------------------|--------------|
| <b>T</b> | <u>O</u> pen              | Ctrl+O       |
|          | Close                     | Ctrl+F4      |
| •        | New Project Wizard        |              |
| 1        | Open Project              | Ctrl+J       |
|          | Save Project              |              |
|          | Clos <u>e</u> Project     |              |
|          | Save                      | Ctrl+S       |
|          | Save As                   |              |
| 69       | Save All                  | Ctrl+Shift+S |
|          | File Properties           |              |
|          | Create / Update           | •            |
|          | Export                    |              |
|          | Convert Programming Files |              |
| Ħ        | Page Setup                |              |
|          | Print Preview             |              |
| e        | Print                     | Ctrl+P       |
|          | Recent Files              | •            |
|          | Recent Projects           | •            |
|          | E <u>x</u> it             | Alt+F4       |

Figure 3. An example of the File menu.

For some commands it is necessary to access two or more menus in sequence. We use the convention Menu1 > Menu2 > Item to indicate that to select the desired command the user should first click the left mouse button on Menu1, then within this menu click on Menu2, and then within Menu2 click on Item. For example, File > Exit uses the mouse to exit from the system. Many commands can be invoked by clicking on an icon displayed in one of the toolbars. To see the command associated with an icon, position the mouse over the icon and the command name will be shown in the status bar at the bottom of the screen.

### 3.1 Quartus<sup>®</sup> Prime Online Help

Quartus Prime software provides comprehensive online documentation that answers many of the questions that may arise when using the software. The documentation is accessed from the Help menu. To get some idea of the extent of documentation provided, it is worthwhile for the reader to browse through the Help menu.

The user can quickly search through the Help topics by using the search box in the top right corner of the main Quartus display. Another method, context-sensitive help, is provided for quickly finding documentation for specific topics. While using most applications, pressing the F1 function key on the keyboard opens a Help display that shows the commands available for the application.

# 4 Starting a New Project

To start working on a new design we first have to define a new *design project*. Quartus Prime software makes the designer's task easy by providing support in the form of a *wizard*. Create a new project as follows:

- 1. Select File > New Project Wizard and click Next to reach the window in Figure 4, which asks for the name and directory of the project.
- 2. Set the working directory to be *introtutorial*; of course, you can use some other directory name of your choice if you prefer. The project must have a name, which is usually the same as the top-level design entity that will be included in the project. Choose *light* as the name for both the project and the top-level entity, as shown in Figure 4. Press Next. Since we have not yet created the directory *introtutorial*, Quartus Prime software displays the pop-up box in Figure 5 asking if it should create the desired directory. Click Yes, which leads to the window in Figure 6.

| New Project Wizard                                                               |            |                 |                  |                | ×          |
|----------------------------------------------------------------------------------|------------|-----------------|------------------|----------------|------------|
| Directory, Name, Top-Lev                                                         | vel Entity |                 |                  |                |            |
| What is the working directory for this                                           | project?   |                 |                  |                |            |
| C:/Desktop/introtutorial                                                         |            |                 |                  |                |            |
| What is the name of this project?                                                |            |                 |                  |                |            |
| light                                                                            |            |                 |                  |                |            |
| What is the name of the top-level desi<br>match the entity name in the design fi |            | project? This r | name is case ser | nsitive and mu | st exactly |
| light                                                                            |            |                 |                  |                |            |
| Use Existing Project Settings                                                    |            |                 |                  |                |            |
|                                                                                  | < Back     | Next >          | Finish           | Cancel         | Help       |

Figure 4. Creation of a new project.



Figure 5. Quartus Prime software can create a new directory for the project.

| 🕥 New Project Wizard                                                                                                                                                                           | ×  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Project Type                                                                                                                                                                                   |    |
| Select the type of project to create.                                                                                                                                                          |    |
| Empty project                                                                                                                                                                                  |    |
| Create new project by specifying project files and libraries, target device family and device, and EDA too<br>settings.                                                                        | ol |
| ○ Project <u>t</u> emplate                                                                                                                                                                     |    |
| Create a project from an existing design template. You can choose from design templates installed with the Quartus Prime software, or download design templates from the <u>Design Store</u> . |    |
|                                                                                                                                                                                                |    |
| < <u>B</u> ack <u>N</u> ext > <u>F</u> inish Cancel <u>H</u> elp                                                                                                                               | ,  |

Figure 6. Choosing the project type.

3. The Project Type window, shown in Figure 6, allows you to choose from the Empty project and the Project template options. For this tutorial, choose Empty project as we will be creating a project from scratch, and press Next which leads to the window in Figure 7.

| S New Project Wizard                                                                                                                                                                                |                    | × |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|
| Add Files                                                                                                                                                                                           |                    |   |
| Select the design files you want to include in the project. Click Add All to add all design files in th<br>directory to the project.<br>Note: you can always add design files to the project later. | e project          |   |
| Eile name:                                                                                                                                                                                          | <u>A</u> dd        |   |
| <                                                                                                                                                                                                   | Add A <u>l</u> l   |   |
| File Name         Type         Library         Design Entry/Synthesis Tool         HDL Version                                                                                                      | <u>R</u> emove     |   |
|                                                                                                                                                                                                     | <u>U</u> p         |   |
|                                                                                                                                                                                                     | <u>D</u> own       |   |
|                                                                                                                                                                                                     | <u>P</u> roperties | ; |
|                                                                                                                                                                                                     |                    |   |
|                                                                                                                                                                                                     |                    |   |
|                                                                                                                                                                                                     |                    |   |
|                                                                                                                                                                                                     |                    |   |
| Specify the path names of any non-default libraries.                                                                                                                                                |                    |   |
| < <u>B</u> ack <u>N</u> ext > <u>F</u> inish Cancel                                                                                                                                                 | <u>H</u> elp       |   |

Figure 7. The wizard can include user-specified design files.

4. The wizard makes it easy to specify which existing files (if any) should be included in the project. Assuming that we do not have any existing files, click Next, which leads to the window in Figure 8.

| ou can install addi                                                                                                                                                                                                                                                                      | d device you want to<br>tional device support                                                                      | -                                                                             |                                                      | nand on the Tool                                                                                                                                                          | s menu.             |                                                     |                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------|-----------------|
| ou can install addi                                                                                                                                                                                                                                                                      | •                                                                                                                  | -                                                                             |                                                      | nand on the Tool                                                                                                                                                          | s menu.             |                                                     |                 |
|                                                                                                                                                                                                                                                                                          |                                                                                                                    |                                                                               |                                                      |                                                                                                                                                                           |                     |                                                     |                 |
| To determine the ve                                                                                                                                                                                                                                                                      | rsion of the Quartus                                                                                               | Prime softwa                                                                  | are in which your                                    | target device is                                                                                                                                                          | supported, refer to | the <u>Device Sup</u>                               | port List webpa |
| Device family                                                                                                                                                                                                                                                                            |                                                                                                                    |                                                                               |                                                      | Show in 'Availa                                                                                                                                                           | ble devices' list   |                                                     |                 |
| -                                                                                                                                                                                                                                                                                        |                                                                                                                    |                                                                               | -                                                    |                                                                                                                                                                           |                     |                                                     |                 |
|                                                                                                                                                                                                                                                                                          | (E/GX/GT/SX/SE/ST)                                                                                                 | )                                                                             | •                                                    | Pac <u>k</u> age:                                                                                                                                                         | Any                 |                                                     | •               |
| Dev <u>i</u> ce: All                                                                                                                                                                                                                                                                     |                                                                                                                    |                                                                               | •                                                    | Pin <u>c</u> ount:                                                                                                                                                        | Any                 |                                                     | •               |
| Target device                                                                                                                                                                                                                                                                            |                                                                                                                    |                                                                               |                                                      | Core sp <u>e</u> ed gra                                                                                                                                                   | de: Any             |                                                     | -               |
| -                                                                                                                                                                                                                                                                                        | lected by the Fitter                                                                                               |                                                                               |                                                      | Name filter:                                                                                                                                                              |                     |                                                     |                 |
|                                                                                                                                                                                                                                                                                          | -                                                                                                                  |                                                                               |                                                      |                                                                                                                                                                           |                     |                                                     |                 |
|                                                                                                                                                                                                                                                                                          | selected in 'Available                                                                                             | devices' list                                                                 |                                                      | ☑ S <u>h</u> ow advar                                                                                                                                                     | iced devices        |                                                     |                 |
| ○ <u>O</u> ther: n/a                                                                                                                                                                                                                                                                     |                                                                                                                    |                                                                               |                                                      |                                                                                                                                                                           |                     |                                                     |                 |
|                                                                                                                                                                                                                                                                                          |                                                                                                                    |                                                                               |                                                      |                                                                                                                                                                           |                     |                                                     |                 |
| A <u>v</u> ailable devices:                                                                                                                                                                                                                                                              |                                                                                                                    |                                                                               |                                                      |                                                                                                                                                                           |                     |                                                     |                 |
| A <u>v</u> ailable devices:<br>Name                                                                                                                                                                                                                                                      | Core Voltage                                                                                                       | ALMs                                                                          | Total I/Os                                           | GPIOs                                                                                                                                                                     | GXB Channel PM      | 1A GXB C                                            | hannel PCS      |
|                                                                                                                                                                                                                                                                                          | Core Voltage                                                                                                       | <b>ALMs</b><br>15880                                                          | Total I/Os<br>314                                    | <b>GPIOs</b><br>314 0                                                                                                                                                     |                     | <b>1A GXB C</b><br>0                                | hannel PCS      |
| Name                                                                                                                                                                                                                                                                                     | -                                                                                                                  |                                                                               |                                                      |                                                                                                                                                                           | )                   |                                                     | hannel PCS      |
| Name<br>5CSEMA4U23C8                                                                                                                                                                                                                                                                     | 1.1V                                                                                                               | 15880                                                                         | 314                                                  | 314 0                                                                                                                                                                     | )                   | 0                                                   | hannel PCS      |
| Name<br>5CSEMA4U23C8<br>5CSEMA4U23I7                                                                                                                                                                                                                                                     | 1.1V<br>1.1V                                                                                                       | 15880<br>15880                                                                | 314<br>314                                           | 314 C                                                                                                                                                                     | )                   | 0                                                   | hannel PCS      |
| Name<br>5CSEMA4U23C8<br>5CSEMA4U23I7<br>5CSEMA5F31A7                                                                                                                                                                                                                                     | 1.1V<br>1.1V<br>1.1V                                                                                               | 15880<br>15880<br>32070                                                       | 314<br>314<br>457                                    | 314 0<br>314 0<br>457 0                                                                                                                                                   |                     | 0<br>0<br>0                                         | hannel PCS      |
| Name           5CSEMA4U23C8           5CSEMA4U23I7           5CSEMA5F31A7           5CSEMA5F31C6                                                                                                                                                                                         | 1.1V<br>1.1V<br>1.1V<br>1.1V                                                                                       | 15880<br>15880<br>32070<br>32070                                              | 314<br>314<br>457<br>457                             | 314     0       314     0       457     0       457     0                                                                                                                 |                     | 0<br>0<br>0<br>0                                    | hannel PCS      |
| Name           5CSEMA4U23C8           5CSEMA4U23I7           5CSEMA5F31A7           5CSEMA5F31C6           5CSEMA5F31C7                                                                                                                                                                  | 1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V                                                                       | 15880<br>15880<br>32070<br>32070<br>32070                                     | 314<br>314<br>457<br>457<br>457                      | 314     0       314     0       457     0       457     0       457     0       457     0                                                                                 |                     | 0<br>0<br>0<br>0<br>0<br>0                          | hannel PCS      |
| Name           5CSEMA4U23C8           5CSEMA4U23I7           5CSEMA5F31A7           5CSEMA5F31C6           5CSEMA5F31C7           5CSEMA5F31C8                                                                                                                                           | 1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V                                                               | 15880<br>15880<br>32070<br>32070<br>32070<br>32070                            | 314<br>314<br>457<br>457<br>457<br>457               | 314     0       314     0       457     0       457     0       457     0       457     0       457     0       457     0                                                 |                     | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0                | hannel PCS      |
| Name           5CSEMA4U23C8           5CSEMA4U23I7           5CSEMA5F31A7           5CSEMA5F31C6           5CSEMA5F31C7           5CSEMA5F31C8           5CSEMA5F31C8           5CSEMA5F31C8                                                                                             | 1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V<br>1.1V                                                       | 15880<br>15880<br>32070<br>32070<br>32070<br>32070<br>32070                   | 314<br>314<br>457<br>457<br>457<br>457<br>457<br>457 | 314     0       314     0       457     0       457     0       457     0       457     0       457     0       457     0       457     0       457     0       457     0 |                     | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0           | hannel PCS      |
| Name           5CSEMA4U23C8           5CSEMA4U23I7           5CSEMA5F31A7           5CSEMA5F31C7           5CSEMA5F31C7           5CSEMA5F31C8           5CSEMA5F31C8           5CSEMA5F31C7           5CSEMA5F31C7           5CSEMA5F31C8           5CSEMA5F31C8           5CSEMA5F31C7 | 1.1V       1.1V | 15880<br>15880<br>32070<br>32070<br>32070<br>32070<br>32070<br>32070<br>32070 | 314<br>314<br>457<br>457<br>457<br>457<br>457<br>314 | 314     0       314     0       457     0       457     0       457     0       457     0       457     0       457     0       314     0                                 |                     | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | hannel PCS      |

Figure 8. Choose the device family and a specific device.

5. We have to specify the type of device in which the designed circuit will be implemented. Choose the Cyclone<sup>®</sup> series device family for your DE-series board. We can let Quartus Prime software select a specific device in the family, or we can choose the device explicitly. We will take the latter approach. From the list of available devices, choose the appropriate device name for your DE-series board. A list of devices names on DE-series boards can be found in Table 1. Press Next, which opens the window in Figure 9.

| Board         | Device Name                  |
|---------------|------------------------------|
| DE0-CV        | Cyclone V 5CEBA4F23C7        |
| DE0-Nano      | Cyclone IVE EP4CE22F17C6     |
| DE0-Nano-SoC  | Cyclone V SoC 5CSEMA4U23C6   |
| DE1-SoC       | Cyclone V SoC 5CSEMA5F31C6   |
| DE2-115       | Cyclone IVE EP4CE115F29C7    |
| DE10-Lite     | Max 10 10M50DAF484C7G        |
| DE10-Standard | Cyclone V SoC 5CSXFC6D6F31C6 |
| DE10-Nano     | Cyclone V SE 5CSEBA6U2317    |

Table 1. DE-series FPGA device names

| Tool NameFormat(s)Run Tool AutomaticallyDesign Entry/S <none><none>Simulation<none><none>Board-LevelTiming<none>Symbol<none>Signal Integrity<none>Boundary Scan<none></none></none></none></none></none></none></none></none>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | S <none> <none>     Run this tool automatically to synthesize the current design       <none>     Run gate-level simulation automatically after compilation       Timing     <none>        Symbol     <none>        Signal Integrity     <none></none></none></none></none></none></none> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simulation <none>       Run gate-level simulation automatically after compilation         Board-Level       Timing       <none>          Symbol       <none>          Signal Integrity       <none></none></none></none></none>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <none> <none>     Run gate-level simulation automatically after compilation       Timing     <none>        Symbol     <none>        Signal Integrity     <none></none></none></none></none></none>                                                                                        |
| Board-Level     Timing <none>       Symbol     <none>       Signal Integrity     <none></none></none></none>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Timing <none>       Symbol     <none>       Signal Integrity     <none></none></none></none>                                                                                                                                                                                              |
| Symbol <none>  Signal Integrity <none></none></none>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Symbol <none>       Signal Integrity     <none></none></none>                                                                                                                                                                                                                             |
| Signal Integrity <pre></pre> < | Signal Integrity <none></none>                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                           |
| Boundary Scan <none></none>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Boundary Scan <none></none>                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                           |

Figure 9. Other EDA tools can be specified.

6. The user can specify any third-party tools that should be used. A commonly used term for CAD software for electronic circuits is *EDA tools*, where the acronym stands for Electronic Design Automation. This term is used in Quartus Prime messages that refer to third-party tools, which are the tools developed and marketed by companies other than Intel. Since we will rely solely on Quartus Prime tools, we will not choose any other tools. Press Next.

7. A summary of the chosen settings appears in the screen shown in Figure 10. Press Finish, which returns to the main Quartus Prime window, but with *light* specified as the new project, in the title bar, as indicated in Figure 11.

| 🕥 New Project Wizard                                                        | ×                                                             |
|-----------------------------------------------------------------------------|---------------------------------------------------------------|
| Summary                                                                     |                                                               |
| When you click Finish, the project will be created with the following setti | ings:                                                         |
| Project directory:                                                          | C:/Desktop/introtutorial                                      |
| Project name:                                                               | light                                                         |
| Top-level design entity:                                                    | light                                                         |
| Number of files added:                                                      | 0                                                             |
| Number of user libraries added:                                             | 0                                                             |
| Device assignments:                                                         |                                                               |
| Design template:                                                            | n/a                                                           |
| Family name:                                                                | Cyclone V (E/GX/GT/SX/SE/ST)                                  |
| Device:                                                                     | 5CSEMA5F31C6                                                  |
| Board:                                                                      | n/a                                                           |
| EDA tools:                                                                  |                                                               |
| Design entry/synthesis:                                                     | <none> (<none>)</none></none>                                 |
| Simulation:                                                                 | <none> (<none>)</none></none>                                 |
| Timing analysis:                                                            | 0                                                             |
| Operating conditions:                                                       |                                                               |
| Core voltage:                                                               | 1.1V                                                          |
| Junction temperature range:                                                 | 0-85 °C                                                       |
|                                                                             | < <u>Back</u> <u>Next</u> > <u>Finish</u> Cancel <u>H</u> elp |

Figure 10. Summary of project settings.



Figure 11. The Quartus Prime window for a created project.

# 5 Design Entry Using Verilog Code

As a design example, we will use the two-way light controller circuit shown in Figure 12. The circuit can be used to control a single light from either of the two switches,  $x_1$  and  $x_2$ , where a closed switch corresponds to the logic value 1. The truth table for the circuit is also given in the figure. Note that this is just the Exclusive-OR function of the inputs  $x_1$  and  $x_2$ , but we will specify it using the gates shown.



Figure 12. The light controller circuit.

The required circuit is described by the Verilog code in Figure 13. Note that the Verilog module is called *light* to match the name given in Figure 4, which was specified when the project was created. This code can be typed into a file by using any text editor that stores ASCII files, or by using the Quartus Prime text editing facilities. While the file can be given any name, it is a common designers' practice to use the same name as the name of the top-level Verilog module. The file name must include the extension v, which indicates a Verilog file. So, we will use the name *light.v*.

```
module light (x1, x2, f);
    input x1, x2;
    output f;
    assign f = (x1 & ~x2) | (~x1 & x2);
endmodule
```

Figure 13. Verilog code for the circuit in Figure 11.

### 5.1 Using the Quartus® Prime Text Editor

This section shows how to use the Quartus Prime Text Editor. You can skip this section if you prefer to use some other text editor to create the Verilog source code file, which we will name *light.v*.

Select File > New to get the window in Figure 14, choose Verilog HDL File, and click OK. This opens the Text Editor window. The first step is to specify a name for the file that will be created. Select File > Save As to open the pop-up box depicted in Figure 15. In the box labeled Save as type choose Verilog HDL File. In the box labeled File name type *light*. Put a checkmark in the box Add file to current project. Click Save, which puts the file into the directory *introtutorial* and leads to the Text Editor window shown in Figure 16. Enter the Verilog code in Figure 13 into the Text Editor and save the file by typing File > Save, or by typing the shortcut Ctrl-s.

Most of the commands available in the Text Editor are self-explanatory. Text is entered at the *insertion point*, which is indicated by a thin vertical line. The insertion point can be moved either by using the keyboard arrow keys or by using the mouse. Two features of the Text Editor are especially convenient for typing Verilog code. First, the editor can display different types of Verilog statements in different colors, which is the default choice. Second, the editor can automatically indent the text on a new line so that it matches the previous line. Such options can be controlled by the settings in Tools > Options > Text Editor.



Figure 14. Choose to prepare a Verilog file.

| Save As           |                              |                             |                    |    | ×           |
|-------------------|------------------------------|-----------------------------|--------------------|----|-------------|
| ← → ∨ ↑ 📕 «       | Desktop > introtutorial      | ›         ک                 | Search introtutori | al | م           |
| Organize 🔻 New fo | older                        |                             |                    | •  | • ?         |
| 🧢 This PC         | ^ Name                       | ^                           | Date modified      | ł  | Туре        |
| 🛵 Desktop         | db 📕                         |                             | 5/9/2018 9:50      | AM | File folder |
| Jocuments 🚲       |                              |                             |                    |    |             |
| 🔈 Downloads       |                              |                             |                    |    |             |
| 🜗 Music           |                              |                             |                    |    |             |
| hictures          |                              |                             |                    |    |             |
| Videos            |                              |                             |                    |    |             |
| 🔩 OSDisk (C:)     | ~ <                          |                             |                    |    | >           |
| File name: Iig    | ght.v                        |                             |                    |    | ~           |
|                   |                              |                             |                    |    |             |
| Save as type: Ve  | rilog HDL Files (*.v *.vlg * | verliog)                    |                    |    | ~           |
| ∧ Hide Folders    |                              | Add file to current project | <u>S</u> ave       | Ca | ancel .:    |

Figure 15. Name the file.

| Quartus Prime Standard Edition - C:/Desktop/i    | ntrotutori | ial/light - light                                                                                |                |                                                                   | - 🗆 X             |
|--------------------------------------------------|------------|--------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------|-------------------|
| File Edit View Project Assignments Proc          |            |                                                                                                  |                |                                                                   |                   |
|                                                  | :saing i   |                                                                                                  |                |                                                                   | Search altera.com |
|                                                  |            |                                                                                                  | •              | ID Catalan                                                        |                   |
| Project Navigator 🍐 Hierarchy 🔹 🤉 🖷 🖗 🗙          |            | light.v 🛛 🔜 🔜                                                                                    |                | IP Catalog                                                        |                   |
| Entity:Instance                                  |            | 70 {}` *#**##`  <b>D</b>   <b>D</b>  `* <b>D</b>   <b>U</b>   <b>%</b>   <b>%2</b>  268 <u>=</u> |                |                                                                   | × ■ Catalog       |
| Cyclone V: 5CSEMA5F31C6                          | -          |                                                                                                  |                | <ul> <li>Y A Installed IP</li> <li>Y Project Directory</li> </ul> | alog              |
| ▶ light <sup>th</sup>                            | -          |                                                                                                  |                | No Selection Avail                                                |                   |
|                                                  |            |                                                                                                  |                | ✓ Library                                                         | labic             |
|                                                  |            |                                                                                                  |                | > Basic Functions                                                 |                   |
|                                                  |            |                                                                                                  |                | > DSP                                                             |                   |
|                                                  |            |                                                                                                  |                | > Interface Protocols                                             | s                 |
|                                                  |            |                                                                                                  |                | > Memory Interfaces                                               |                   |
|                                                  |            |                                                                                                  |                | > Processors and Pe                                               |                   |
|                                                  |            |                                                                                                  |                | > University Program                                              |                   |
|                                                  |            |                                                                                                  |                | Search for Partner IP                                             | ,                 |
|                                                  |            |                                                                                                  |                |                                                                   |                   |
| Tasks Compilation 🔻 = 🖪 🗗 ×                      |            |                                                                                                  |                |                                                                   |                   |
| Task ^                                           | 1          |                                                                                                  |                |                                                                   |                   |
| Compile Design                                   |            |                                                                                                  |                |                                                                   |                   |
| Analysis & Synthesis                             |            |                                                                                                  |                |                                                                   |                   |
| <ul> <li>Fitter (Place &amp; Route)</li> </ul>   |            |                                                                                                  |                |                                                                   |                   |
| <ul> <li>Assembler (Generate programm</li> </ul> |            |                                                                                                  |                |                                                                   |                   |
| TimeQuest Timing Analysis                        |            |                                                                                                  |                |                                                                   |                   |
| > EDA Netlist Writer                             |            |                                                                                                  |                |                                                                   |                   |
| Edit Settings                                    |            |                                                                                                  |                | ×                                                                 |                   |
| < >                                              | <          |                                                                                                  |                | > + Add                                                           |                   |
| × 6 All ◎ & ▲ ▼ < <filter>&gt;</filter>          |            | 💏 Find 👪 Find Next                                                                               |                |                                                                   |                   |
| •                                                |            |                                                                                                  |                |                                                                   |                   |
| Type ID Message                                  |            |                                                                                                  |                |                                                                   |                   |
| S S                                              |            |                                                                                                  |                |                                                                   |                   |
| System Processing                                |            |                                                                                                  |                |                                                                   | >                 |
|                                                  |            |                                                                                                  |                |                                                                   |                   |
| 1 Messages                                       |            |                                                                                                  |                |                                                                   |                   |
|                                                  |            |                                                                                                  | Ln 1 Col 1 Ver | ilog HDL File                                                     | 0% 00:00:00       |

Figure 16. Text Editor window.

#### 5.1.1 Using Verilog Templates

The syntax of Verilog code is sometimes difficult for a designer to remember. To help with this issue, the Text Editor provides a collection of *Verilog templates*. The templates provide examples of various types of Verilog statements, such as a **module** declaration, an **always** block, and assignment statements. It is worthwhile to browse through the templates by selecting Edit > Insert Template > Verilog HDL to become familiar with this resource.

#### 5.2 Adding Design Files to a Project

As we indicated when discussing Figure 7, you can tell Quartus Prime software which design files it should use as part of the current project. To see the list of files already included in the *light* project, select Assignments > Settings, which leads to the window in Figure 17. As indicated on the left side of the figure, click on the item Files. An alternative way of making this selection is to choose Project > Add/Remove Files in Project.

If you used the Quartus Prime Text Editor to create the file and checked the box labeled Add file to current project, as described in Section 5.1, then the *light.v* file is already a part of the project and will be listed in the window in Figure 17. Otherwise, the file must be added to the project. So, if you did not use the Quartus Prime Text Editor, then place a copy of the file *light.v*, which you created using some other text editor, into the directory *introtutorial*. To add this file to the project, click on the ... button next to the box labeled File name in Figure 17 to get the pop-up

window in Figure 18. Select the *light.v* file and click Open. The selected file is now indicated in the File name box in Figure 17. Click Add then OK to include the *light.v* file in the project. We should mention that in many cases the Quartus Prime software is able to automatically find the right files to use for each entity referenced in Verilog code, even if the file has not been explicitly added to the project. However, for complex projects that involve many files it is a good design practice to specifically add the needed files to the project, as described above.

| 🖌 Settings - light                                   |              |                    |            |                               |                     | -       |              |
|------------------------------------------------------|--------------|--------------------|------------|-------------------------------|---------------------|---------|--------------|
| Category:                                            |              |                    |            |                               |                     |         | Device/Board |
| General                                              | Files        |                    |            |                               |                     |         |              |
| Files                                                | Select the d | lesign files vou w | ant to inc | lude in the project. Click Ad | d All to add all de | sien fi | les in the   |
| Libraries                                            |              | ctory to the proje |            |                               |                     | 0       |              |
| ✓ IP Settings                                        |              |                    |            |                               |                     |         |              |
| IP Catalog Search Locations                          | File name:   |                    |            |                               |                     |         | Add          |
| Design Templates                                     |              |                    |            |                               |                     | ×       | Add All      |
| <ul> <li>Operating Settings and Condition</li> </ul> |              |                    |            |                               |                     |         | Add All      |
| Voltage                                              | File Name    | Туре               | Library    | Design Entry/Synthesis Too    | ol HDL Version      |         | Remove       |
| Temperature                                          | light.v      | Verilog HDL File   |            | <none></none>                 | Default             |         | 1.1m         |
| <ul> <li>Compilation Process Settings</li> </ul>     |              |                    |            |                               |                     |         | Up           |
| Incremental Compilation                              |              |                    |            |                               |                     |         | Down         |
| ✓ EDA Tool Settings                                  |              |                    |            |                               |                     |         |              |
| Design Entry/Synthesis                               |              |                    |            |                               |                     |         | Properties   |
| Simulation<br>Board-Level                            |              |                    |            |                               |                     |         |              |
| <ul> <li>Compiler Settings</li> </ul>                |              |                    |            |                               |                     |         |              |
| VHDL Input                                           |              |                    |            |                               |                     |         |              |
| Verilog HDL Input                                    |              |                    |            |                               |                     |         |              |
| Default Parameters                                   |              |                    |            |                               |                     |         |              |
| TimeQuest Timing Analyzer                            |              |                    |            |                               |                     |         |              |
| Assembler                                            |              |                    |            |                               |                     |         |              |
| Design Assistant                                     |              |                    |            |                               |                     |         |              |
| Signal Tap Logic Analyzer                            |              |                    |            |                               |                     |         |              |
| Logic Analyzer Interface                             |              |                    |            |                               |                     |         |              |
| Power Analyzer Settings                              |              |                    |            |                               |                     |         |              |
| SSN Analyzer                                         |              |                    |            |                               |                     |         |              |
|                                                      |              |                    |            |                               |                     |         |              |
|                                                      |              |                    |            |                               |                     |         |              |
|                                                      |              |                    |            |                               |                     |         |              |
|                                                      |              |                    |            |                               |                     |         |              |
|                                                      |              |                    |            | ОК                            | Cancel Ap           | olv     | Help         |
| < >                                                  |              |                    |            | UK                            | Ap                  | pty     | пеір         |

Figure 17. Settings window.

| Select File                                  |                                 | ×                                                    |   |
|----------------------------------------------|---------------------------------|------------------------------------------------------|---|
| $\leftarrow \rightarrow \checkmark \uparrow$ | ⊂ Desktop > introtutorial > v Č | Search introtutorial                                 |   |
| Organize 🔻 New                               | older                           | :== • III <b>?</b>                                   |   |
| 🧢 This PC                                    | ^ Name ^                        | Date modified Type                                   |   |
| 趧 Desktop                                    | 📕 db                            | 5/9/2018 9:50 AM File folder                         |   |
| 🔏 Documents                                  | light.v                         | 5/9/2018 9:55 AM V File                              |   |
| 🔈 Downloads                                  |                                 |                                                      |   |
| 🜗 Music                                      |                                 |                                                      |   |
| Nictures                                     |                                 |                                                      |   |
| 📳 Videos                                     |                                 |                                                      |   |
| 📢 OSDisk (C:)                                | ~ <                             |                                                      | > |
| Fil                                          | name: light.v ~                 | Design Files (*.tdf *.vhd *.vhdl *. ~<br>Open Cancel |   |

Figure 18. Select the file.

# 6 Compiling the Designed Circuit

The Verilog code in the file *light.v* is processed by several Quartus Prime tools that analyze the code, synthesize the circuit, and generate an implementation of it for the target chip. These tools are controlled by the application program called the *Compiler*.

Run the Compiler by selecting Processing > Start Compilation, or by clicking on the toolbar icon  $\triangleright$  that looks like a blue triangle. Your project must be saved before compiling. As the compilation moves through various stages, its progress is reported in a window on the left side of the Quartus Prime display. In the message window, at the bottom of the figure, various messages are displayed throughout the compilation process. In case of errors, there will be appropriate messages given.

When the compilation is finished, a compilation report is produced. A tab showing this report is opened automatically, as seen in Figure 21. The tab can be closed in the normal way, and it can be opened at any time either by selecting Processing > Compilation Report or by clicking on the icon  $\bigcirc$ . The report includes a number of sections listed on the left side. Figure 21 displays the Compiler Flow Summary section, which indicates that only one logic element and three pins are needed to implement this tiny circuit on the selected FPGA chip.



Figure 19. Display after a successful compilation.

#### 6.1 Errors

Quartus Prime software displays messages produced during compilation in the Messages window. If the Verilog design file is correct, one of the messages will state that the compilation was successful and that there are no errors.

If the Compiler does not report zero errors, then there is at least one mistake in the Verilog code. In this case a message corresponding to each error found will be displayed in the Messages window. Double-clicking on an error message will highlight the offending statement in the Verilog code in the Text Editor window. Similarly, the Compiler may display some warning messages. Their details can be explored in the same way as in the case of error messages. The user can obtain more information about a specific error or warning message by selecting the message and pressing the F1 function key.

To see the effect of an error, open the file *light.v*. Remove the semicolon in the **assign** statement, illustrating a typographical error that is easily made. Compile the erroneous design file by clicking on the  $\blacktriangleright$  icon. A pop-up box will ask if the changes made to the *light.v* file should be saved; click Yes. After trying to compile the circuit, Quartus Prime software will display error messages in the Messages window, and show that the compilation failed in the Analysis & Synthesis stage of the compilation process. The compilation report summary, given in Figure 20, confirms the failed result. In the Table of Contents panel, expand the Analysis & Synthesis part of the report

and then select Messages to have the messages displayed as shown in Figure 21. The Compilation Report can be displayed as a separate window as in Figure 21 by right-clicking its tab and selecting Detach Window, and can be reattached by clicking Window > Attach Window. Double-click on the first error message. Quartus Prime software responds by opening the *light.v* file and highlighting the statement which is affected by the error, as shown in Figure 22. Correct the error and recompile the design.



Figure 20. Compilation report for the failed design.







Figure 22. Identifying the location of the error.

# 7 Pin Assignment

During the compilation above, the Quartus Prime Compiler was free to choose any pins on the selected FPGA to serve as inputs and outputs. However, the DE-series board has hardwired connections between the FPGA pins and the other components on the board. We will use two toggle switches, labeled  $SW_0$  and  $SW_1$ , to provide the external inputs,  $x_1$  and  $x_2$ , to our example circuit. These switches are connected to the FPGA pins listed in Table 2. We will connect the output f to a light-emitting diode on your DE-series board. For the DE2-115 we will use a green LED:  $LEDG_0$ . On the DE0-CV, DE1-SoC, DE-10 Lite and DE10-Standard we will use  $LEDR_0$ . On the DE0-Nano and DE0-Nano-SoC, we will use  $LED_0$  The FPGA pin assignment for the LEDs can also be found in Table 2.

| Component     | SW <sub>0</sub> | SW1      | $LEDG_0, LED_0, \text{ or } LEDR_0$ |
|---------------|-----------------|----------|-------------------------------------|
| DE0-CV        | PIN_U13         | PIN_V13  | PIN_AA2                             |
| DE0-Nano      | PIN_M1          | PIN_T8   | PIN_A1                              |
| DE0-Nano-SoC  | PIN_L10         | PIN_L9   | PIN_W15                             |
| DE2-115       | PIN_AB28        | PIN_AC28 | PIN_E21                             |
| DE1-SoC       | PIN_AB12        | PIN_AC12 | PIN_V16                             |
| DE10-Lite     | PIN_C10         | PIN_C11  | PIN_A8                              |
| DE10-Standard | PIN_AB30        | PIN_AB28 | PIN_AA24                            |
| DE10-Nano     | PIN_Y24         | PIN_W24  | PIN_W15                             |

Table 2. DE-Series Pin Assignments

| 🎸 /                                                                                               | Assignment Edito                              |                   | — C               | x c   |         |        |         |          |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------|-------------------|-------|---------|--------|---------|----------|
| File                                                                                              | Edit View T                                   | Search altera     | ı.com 🌖           |       |         |        |         |          |
| < <ne< td=""><td colspan="7">&lt;<new>&gt; 🔻 🗹 Filter on node names: *</new></td><td>•</td></ne<> | < <new>&gt; 🔻 🗹 Filter on node names: *</new> |                   |                   |       |         |        |         | •        |
| ta                                                                                                | tı From                                       | То                | Assignment Name   | Value | Enabled | Entity | Comment | Tag      |
| 1                                                                                                 | < <new>&gt;</new>                             | < <new>&gt;</new> | < <new>&gt;</new> |       |         |        |         |          |
|                                                                                                   |                                               |                   |                   |       |         |        |         |          |
| ×<br>8<br>                                                                                        |                                               |                   |                   |       |         |        |         |          |
|                                                                                                   |                                               |                   |                   |       |         |        | 0%      | 00:00:00 |

Figure 23. The Assignment Editor window.

Pin assignments are made by using the Assignment Editor. Select Assignments > Assignment Editor to reach the window in Figure 23 (shown here as a detached window). In the Category drop-down menu select All. Click on the <<new>> button located near the top left corner to make a new item appear in the table. Double click the box under the column labeled To so that the Node Finder button appears. Click on the button (not the drop down arrow) to reach the window in Figure 24. Click on and and to show or hide more search options. In the Filter drop-down menu select Pins: all. Then click the List button to display the input and output pins to be assigned: f, x1, and x2. Click on x1 as the first pin to be assigned and click the > button; this will enter x1 in the Selected Nodes box. Click OK. x1 will now appear in the box under the column labeled To. Alternatively, the node name can be entered directly by double-clicking the box under the To column and typing in the node name.

Follow this by double-clicking on the box to the right of this new  $x_1$  entry, in the column labeled Assignment Name. Now, the drop-down menu in Figure 25 appears. Scroll down and select Location (Accepts wildcards/groups). Instead of scrolling down the menu to find the desired item, you can just type the first letter of the item in the Assignment Name box. In this case the desired item happens to be the first item beginning with L. Finally, doubleclick the box in the column labeled Value. Type the pin assignment corresponding to  $SW_0$  for your DE-series board, as listed in Table 2.

Use the same procedure to assign input  $x^2$  and output f to the appropriate pins listed in Table 2. An example using a DE1-SoC board is shown in Figure 26. To save the assignments made, choose File > Save. You can also simply close the Assignment Editor window, in which case a pop-up box will ask if you want to save the changes to assignments; click Yes. Recompile the circuit, so that it will be compiled with the correct pin assignments.

| 🗳 Node F                       | inder     |                                        |               |               |            | ×              |
|--------------------------------|-----------|----------------------------------------|---------------|---------------|------------|----------------|
|                                |           |                                        |               |               |            |                |
| Named:                         | ×         |                                        |               |               | ~          | List           |
| Option                         | s         |                                        |               |               |            |                |
| Filter:                        | Pins: all |                                        |               |               | •          | Customize      |
| Look in                        | :  light  |                                        | ~             | 🗹 Include sub | entities 🗹 | Hierarchy view |
| Matchin                        | g Nodes:  |                                        |               | Nodes Found:  |            |                |
|                                | Name      | Assignments                            | ф]]           | Name          |            | Assignments    |
| light<br>≝ f<br>≞- x1<br>≞- x2 |           | Unassigned<br>Unassigned<br>Unassigned | ><br>>><br><< |               |            |                |
| <                              |           | >                                      | [ ¢           | <             |            | >              |
|                                |           |                                        |               |               | ОК         | Cancel         |
|                                |           |                                        |               |               |            |                |

Figure 24. The Node Finder displays the input and output names.



Figure 25. The available assignment names for a DE-series board.

|                                               | 🗲 As     | signment Edito                     | —                    | □ ×               |          |         |        |         |          |
|-----------------------------------------------|----------|------------------------------------|----------------------|-------------------|----------|---------|--------|---------|----------|
| <u>F</u> i                                    | le I     | <u>E</u> dit <u>V</u> iew <u>T</u> |                      | Search alter      | a.com 🜖  |         |        |         |          |
| < <new>&gt; 🔻 🗹 Filter on node names: *</new> |          |                                    |                      |                   |          |         |        |         | •        |
|                                               | tatu     | From                               | То                   | Assignment Name   | Value    | Enabled | Entity | Comment | Tag      |
| 1                                             | <b>~</b> |                                    | in_ x1               | Location          | PIN_AB12 | Yes     |        |         |          |
| 2                                             | <b>~</b> |                                    | <mark>i≞</mark> - x2 | Location          | PIN_AC12 | Yes     |        |         |          |
| 3                                             | <b>~</b> |                                    | 🌥 f                  | Location          | PIN_V16  | Yes     |        |         |          |
| 4                                             |          | < <new>&gt;</new>                  | < <new>&gt;</new>    | < <new>&gt;</new> |          |         |        |         |          |
|                                               |          |                                    |                      |                   |          |         |        |         |          |
| ×<br>P<br>P                                   |          |                                    |                      |                   |          |         |        |         |          |
|                                               |          |                                    |                      |                   |          |         |        | 0%      | 00:00:00 |

Figure 26. The complete assignment.

The DE-series board has fixed pin assignments. Having finished one design, the user will want to use the same pin assignment for subsequent designs. Going through the procedure described above becomes tedious if there are many pins used in the design. A useful Quartus Prime feature allows the user to both export and import the pin assignments from a special file format, rather than creating them manually using the Assignment Editor. A simple file format that can be used for this purpose is the *Quartus Settings File (QSF)* format. The format for the file for our simple project (on a DE1-SoC board) is

```
set_location_assignment PIN_AB12 -to x1
set_location_assignment PIN_AC12 -to x2
set_location_assignment PIN_V16 -to f
```

By adding lines to the file, any number of pin assignments can be created. Such *qsf* files can be imported into any design project.

If you created a pin assignment for a particular project, you can export it for use in a different project. To see how this is done, open again the Assignment Editor to reach the window in Figure 26. Select Assignments > Export Assignment which leads to the window in Figure 27. Here, the file *light.qsf* is available for export. Click on OK. If you now look in the directory, you will see that the file *light.qsf* has been created.

| Export Assi  | inments                            |                              | :      |
|--------------|------------------------------------|------------------------------|--------|
| Assignments  | to export                          |                              |        |
| File name:   |                                    |                              |        |
| C:/Desktop/  | ntrotutorial/atom_netlists/light.  | qsf                          |        |
| Export assig | nments hierarchy path:             |                              |        |
| light        |                                    |                              |        |
| Save interm  | diate synthesis results            |                              |        |
| Save a n     | de-level netlist of the entire des | sign into a persistent sourc | e file |
| File name:   |                                    |                              |        |
|              | 01                                 | Cancel H                     | - 1    |
|              | OK                                 | Cancel H                     | elp    |

Figure 27. Exporting the pin assignment.

You can import a pin assignment by choosing Assignments > Import Assignments. This opens the dialogue in Figure 28 to select the file to import. Type the name of the file, including the *qsf* extension and the full path to the directory that holds the file, in the File Name box and press OK. Of course, you can also browse to find the desired file.

| S Import Assignments                                   | ×          |
|--------------------------------------------------------|------------|
| Specify the source and categories of assignments to im | iport.     |
| File name:                                             | Categories |
| Copy existing assignments into light.qsf.bak before    | Advanced   |
| OK Cancel                                              | Help       |

Figure 28. Importing the pin assignment.

For convenience when using large designs, all relevant pin assignments for the DE-series board are given in individual files. For example, the DE1-SoC pin assignments can be found in the  $DE1\_SoC.qsf$  file, which is available from Intel's FPGA University Program website. This file uses the names found in the  $DE1\_SoC$  User Manual. If we wanted to make the pin assignments for our example circuit by importing this file, then we would have to use the same names in our Block Diagram/Schematic design file; namely, SW[0], SW[1] and LEDG[0] for x1, x2 and f, respectively. Since these signals are specified in the  $DE1\_SoC.qsf$  file as elements of vectors SW and LEDG, we must refer to them in the same way in our design file. For example, in the  $DE1\_SoC.qsf$  file the 10 toggle switches are called SW[9] to SW[0]. In a design file they can also be referred to as a vector SW[9..0].

# 8 Programming and Configuring the FPGA Device

The FPGA device must be programmed and configured to implement the designed circuit. The required configuration file is generated by the Quartus Prime Compiler's Assembler module. Intel's DE-series board allows the configuration to be done in two different ways, known as JTAG\* and AS modes. The configuration data is transferred from the host computer (which runs the Quartus Prime software) to the board by means of a cable that connects a USB port on the host computer to the USB-Blaster connector on the board. To use this connection, it is necessary to have the USB-Blaster driver installed. If this driver is not already installed, consult the tutorial *Getting Started with Intel's DE-Series Boards* for information about installing the driver. Before using the board, make sure that the USB cable is properly connected and turn on the power supply switch on the board.

In the JTAG mode, the configuration data is loaded directly into the FPGA device. The acronym JTAG stands for Joint Test Action Group. This group defined a simple way for testing digital circuits and loading data into them, which became an IEEE\* standard. If the FPGA is configured in this manner, it will retain its configuration as long as the power remains turned on. The configuration information is lost when the power is turned off. The second possibility is to use the Active Serial (AS) mode. In this case, a configuration device that includes some flash memory is used to store the configuration data. Quartus Prime software places the configuration data into the configuration device on the DE-series board. Then, this data is loaded into the FPGA upon power-up or reconfiguration. Thus, the FPGA need not be configured by the Quartus Prime software if the power is turned off and on. The choice between the two modes is made by switches on the DE-series board. Consult your manual for the location of this switch on your DE-series board. The boards should be set to JTAG mode by default. This tutorial discusses only the JTAG programming mode.

#### 8.1 JTAG\* Programming for the DE0-CV, DE0-Nano, DE10-Lite, and DE2-115 Boards

For the DE0-CV, DE0-Nano, DE10-Lite, and DE2-115 Boards, the programming and configuration task is performed as follows. If using the DE1-SoC board, then the instructions in the following section should be followed. To program the FPGA chip, the RUN/PROG switch on the board must be in the RUN position. Select Tools > **Programmer** to reach the window in Figure 29. Here it is necessary to specify the programming hardware and the mode that should be used. If not already chosen by default, select JTAG in the Mode box. Also, if the USB-Blaster is not chosen by default, press the Hardware Setup... button and select the USB-Blaster in the window that pops up, as shown in Figure 30.

| Nrogrammer -                                                                                                                                   | - C:/Desktop/introtuto | rial/light - light - | [light.cdf] |           |                       | _      |                 | ×       |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|-------------|-----------|-----------------------|--------|-----------------|---------|
| File Edit View                                                                                                                                 | Processing Tools       | Window Hel           | р           |           |                       | Search | n altera.c      | om 🜖    |
| ᡱ Hardware Se                                                                                                                                  | etup No Hardware       |                      | de: JTAG    | available | •                     | Pro    | ogress:         |         |
| <sup>&gt;™</sup> Start                                                                                                                         | File                   | Device               | Checksum    | Usercode  | Program/<br>Configure | Verify | Blank-<br>Check | Examine |
| 🖻 Stop                                                                                                                                         | output_files/light     | EP4CE115F29          | 005629F2    | 005629F2  | $\checkmark$          |        |                 |         |
| × Delete                                                                                                                                       |                        |                      |             |           |                       |        |                 |         |
| 📥 Add File                                                                                                                                     | <                      |                      |             |           |                       |        |                 | >       |
| <ul> <li><sup>™</sup> Change File</li> <li><sup>●</sup> Add Device</li> <li><sup>↑</sup><sup>™</sup> Up</li> <li>↓<sup>™</sup> Down</li> </ul> | TDI<br>EP4CE115        | F29                  |             |           |                       |        |                 |         |
|                                                                                                                                                |                        |                      |             |           |                       |        |                 |         |

Figure 29. The Programmer window.

Observe that the configuration file *light.sof* is listed in the window in Figure 29. If the file is not already listed, then click Add File and select it. This is a binary file produced by the Compiler's Assembler module, which contains the data needed to configure the FPGA device. The extension *.sof* stands for SRAM Object File. Ensure the Program/Configure check box is ticked, as shown in Figure 29.

| 🖖 Hardware Setup                           |                           |                 |               |             |             |                                 | $\times$ |
|--------------------------------------------|---------------------------|-----------------|---------------|-------------|-------------|---------------------------------|----------|
| Hardware Settings<br>Select a programmi    | JTAG S                    |                 | o use when p  | programming | devices. Th | is programming                  |          |
| hardware setup app<br>Currently selected h | olies only to<br>ardware: |                 | ent programi  |             |             |                                 | •        |
| Hardware<br>USB-Blaster                    |                           | Server<br>Local | Port<br>USB-1 |             |             | Add Hardware<br>Remove Hardware |          |
|                                            |                           |                 |               |             |             | Close                           |          |

Figure 30. The Hardware Setup window.

Now, press Start in the window in Figure 29. An LED on the board will light up corresponding to the programming operation. If you see an error reported by Quartus Prime software indicating that programming failed, then check to ensure that the board is properly powered on.

#### 8.2 JTAG\* Programming for the DE0-Nano-SoC, DE1-SoC Board, DE10-Nano, and DE10-Standard

For the DE0-Nano-SoC, DE1-SoC Board, DE10-Nano, and DE10-Standard boards, the following steps should be used for programming. Select Tools > Programmer to reach the window in Figure 31 (if the SOCVHPS device is missing, it can be added through the Add Device menu under the *Soc Series V* family). Here it is necessary to specify the programming hardware and the mode that should be used. If not already chosen by default, select JTAG in the Mode box. Also, if *DE-SoC* is not chosen by default as the programming hardware, then press the Hardware Setup... button and select the *DE-SoC* in the window that pops up, as shown in Figure 32.



Figure 31. The Programmer window.

Observe that the configuration file *light.sof* in directory *output\_files* is listed in the window in Figure 31. If the file is not already listed, then click Add File and select it. This is a binary file produced by the Compiler's Assembler module, which contains the data needed to configure the FPGA device. The extension *.sof* stands for SRAM Object File. Ensure the Program/Configure box is checked. This setting is used to select the FPGA in the Cyclone V SoC chip for programming. If the *SOCVHPS* device is not shown as in Figure 31, click Add Device > SoC Series V > SOCVHPS then click OK. Ensure that your device order is consistent with Figure 31 by clicking on a device and then clicking  $\boxed{1^{\text{true}}}$  or  $\boxed{1^{\text{true}}}$ .

| Hardware Setup                                      |                |        |                               |
|-----------------------------------------------------|----------------|--------|-------------------------------|
| Hardware Settings J                                 | TAG Settings   |        |                               |
| Select a programming ha<br>hardware setup applies o |                |        | <br>levices. This programming |
| Currently selected hardw                            | vare: DE-SoC [ | USB-1] | •                             |
| Available hardware iter                             | ms             |        |                               |
| Hardware                                            | Server         | Port   | Add Hardware                  |
| DE-SoC                                              | Local          | USB-1  | Remove Hardware               |
|                                                     |                |        |                               |
|                                                     |                |        |                               |
|                                                     |                |        |                               |
|                                                     |                |        |                               |
|                                                     |                |        | Close                         |
|                                                     |                |        | Close                         |

Figure 32. The Hardware Setup window.

Now, press Start in the Programmer. An LED on the board will light up while the FPGA device is being programmed. If you see an error reported by Quartus Prime software indicating that programming failed, then check to ensure that the board is properly powered on.

### 9 Testing the Designed Circuit

Before implementing the designed circuit in the FPGA chip on the DE-series board, it is prudent to simulate it to ascertain its correctness. While not covered in this tutorial, users may use software such as Modelsim or other simulation environments to test the circuit in simulation. Simulation of a circuit often provides a comprehensive view of the circuit's functionality, and can help users easily find bugs within the circuit's logic without having to touch hardware.

Having downloaded the configuration data into the FPGA device, you can now test the implemented circuit. Try all four valuations of the input variables  $x_1$  and  $x_2$ , by setting the corresponding states of the switches  $SW_1$  and  $SW_0$ . Verify that the circuit implements the truth table in Figure 12.

If you want to make changes in the designed circuit, first close the Programmer window. Then make the desired changes in the Verilog design file, compile the circuit, and program the board as explained above.

Copyright © FPGAcademy.org. All rights reserved. FPGAcademy and the FPGAcademy logo are trademarks of FPGAcademy.org. This document is being provided on an "as-is" basis and as an accommodation and therefore all warranties, representations or guarantees of any kind (whether express, implied or statutory) including, without limitation, warranties of merchantability, non-infringement, or fitness for a particular purpose, are specifically disclaimed.

\*\*Other names and brands may be claimed as the property of others.