## Department of Electrical & Computer Engineering Dalhousie University

## ECED 4260 IC Design and Fabrication Final Examination

| Instructor:    | Y. Ma                                                                                                                                                                                                                                                                                        |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Exam date:     | Dec. 8, 2017                                                                                                                                                                                                                                                                                 |
| Exam duration  | n: 180 minutes                                                                                                                                                                                                                                                                               |
| Aids permittee | 1: This is a closed book exam. No books or notes are to be consulted.                                                                                                                                                                                                                        |
|                | Two double-sided 8.5"x11" formula sheets are allowed.                                                                                                                                                                                                                                        |
| Instructions:  | <ol> <li>Provide your name printed, signature and I.D. number on this page.</li> <li>Verify that this booklet contains 7 pages (including the cover page).</li> <li>Neatly enter your answers in the spaces provided.</li> <li>Use the reverse sides of the pages for rough work.</li> </ol> |
|                | Student name:                                                                                                                                                                                                                                                                                |

Signature:

Student ID:

| Question | Worth | Mark | Subject                    |
|----------|-------|------|----------------------------|
| 1        | 5     |      | Multiple-Choice Questions  |
| 2        | 6     |      | Design of Fast Adder       |
| 3        | 6     |      | Booth Multiplication       |
| 4        | 7     |      | Numbers and stuck at model |
| 5        | 11    |      | RTL design                 |
|          |       |      |                            |
| Total    | 35    |      |                            |

## Question 1.

Multiple-choice questions. Circle **ONLY ONE** that apply. [0.5 pt each]

(1) RTL used in this course stands for (a) Resistor Transistor Logic (b) Register Transfer Language (c) Register Transfer Level (d) Register Transfer Logic (2) For a random access memory (RAM) device, the time it takes to read or write a bit of memory is independent of the bit location in the RAM, this is (b) False (a) True (3) In IC design, sometimes in order to reduce power dissipation, we need to disable portions of the circuitry so that the flip-flops in them do not have to switch. What technique can be used to do that? (a) Two Phase Clocking (b) Gating the Clock (c) Clock Skew (d) Synchronization (4) Variable Entered Maps are used to: (a) Assign pins (b) Replace K-map (c) Reduce the size of K-map (d) Assign outputs (5) Convert the 2's complement number "11011" into decimal: (a) 27 (b) -27 (c) -4 (d) -5 (6) The Booth Re-coded bits of 2's complement number "11011" are: (a)  $1 \ 0 \ -1 \ +1 \ 0 \ -1$ (b) -1 +1 0 -1 (c) + 1 - 1 0 0 1(d) -1 +1 0(7) The Fast Booth equivalent of 2's complement number M "11011" is: (a) -2M 0 (b) –M -M (c) -M = 0(d) 2M 0 (8) If we need to define a port in VHDL that can be both read and updated only within the module, what port mode should we use? (b) Out (a) In (c) Buffer (d) Inout (9) Which of the following CAN NOT be detected using "stuck-at fault" model and a test pattern generator? (a) Lines tied to ground (b) Manufacture defect (c) Design errors (d) Lines tied to Vcc (10) Represent -8.25 using IEEE 754 Single Precision Floating Point number:

| (a) | 1 | 10000010 | 100001000000000000000000  |
|-----|---|----------|---------------------------|
| (b) | 1 | 10000011 | 0001000000000000000000000 |
| (c) | 1 | 10000010 | 000010000000000000000000  |
| (d) | 1 | 10000001 | 000001000000000000000000  |



**Question 2.** (6 marks) The whole issue to make a faster adder is to resolve the carry across the entire adder structure more quickly. The schematic below shows a 3-bit carry look-ahead (CLA) adder.

2.1 (3 marks) Implement a 9-bit adder by cascading three 3-bit CLAs.

The critical path is The worst case delay =

2.2 (3 marks) Implement a 9-bit adder with three 3-bit CLAs and a carry look-ahead generator (CLG).

The critical path is The worst case delay =

## Question 3. (6 marks)

3. Multiply the following pairs of two's complement notation numbers using **Booth** multiplication for the **first** problem and **fast Booth** multiplication for the **second** problem. Show all partial products in the spaces provided. Convert the final result to a Hexadecimal representation.

Booth Multiplication:

| 1 | 0 | 1 | 0 | 1 |
|---|---|---|---|---|
|   | 0 | 1 | 1 | 0 |
|   |   |   |   |   |
|   |   |   |   |   |
|   |   |   |   |   |
|   |   |   |   |   |
|   |   |   |   |   |
|   |   |   |   |   |

Hexadecimal representation:

Fast Booth Multiplication:

|  |  | 0 | 1 | 1 | 0 | 1 |
|--|--|---|---|---|---|---|
|  |  | 1 | 0 | 1 | 1 | 0 |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |
|  |  |   |   |   |   |   |

Hexadecimal representation:

Question 4. (7 marks)

4.1 (3 marks) For the pair of IEEE 754 single precision floating point numbers below, express the given numbers in decimal, and find their **sum** and **product**. Represent the results in IEEE 754 notation.

| 1 | 10000010 | 010000000000000000000000000000000000000 |
|---|----------|-----------------------------------------|
|   |          |                                         |
| 0 | 10000100 | 100100000000000000000000000000000000000 |

4.2 (4 marks) Using the single-stuck-at model for the following circuit, find out the minimum set of test vectors for every stuck at fault on a labeled wire. Provide the input (w1,w2,w3), correct output (f) and faulty output (f\*).



**Question 5.** (11 marks) RTL level design:

Design an Adder/Subtractor. Your design should take two 4-bit unsigned binary numbers, **a** and **b**, and compute their sum or difference based on an operation control input, **Opcode**. When the Opcode is '0', the operation required is:  $\mathbf{a} + \mathbf{b}$ ; when the Opcode is '1', the operation required is  $\mathbf{a} - \mathbf{b}$ .

When the system is first powered up, the user shall press the **RESET** button to force the system into an initial state. Then the user uses a single switch to set the operation code **opcode**, and a set of four toggle switches to input two numbers **a** and **b**. The system accept number **a** when an **ENTER** button is pressed, then the user uses the same set of four toggle switches to set the second number. The system accept number **b** when the **ENTER** button is pressed again. Results will be displayed by LEDs. An LED labeled **DONE** indicates that the result has been computed.

(5.1) Datapath (5 marks). Datapath should be designed structurally. Available building blocks include: multiplexer, registers, n-bit adder, and XOR gates. Draw your datapath, clearly indicating all components, inputs, outputs, and control signals.

(5.2) Controller (5 marks). Your control path should be designed to be independent of the clock frequency. Draw a detailed state transition diagram indicating all states and outputs. Is your controller a Moore machine or a Mealy machine?

5.3 (1 mark) Draw a top level symbolic diagram showing the interfaces of your Datapath and Controller; label all signals, inputs, and outputs.